Integrated Linear Regulators: Design Recipes for High PSRR Performance

> Vishal Gupta Advisor : Prof. Gabriel Rincón-Mora

Georgia Tech Analog Consortium School of Electrical and Computer Engineering Georgia Institute of Technology

#### Abstract

The analytical expressions that have been derived for the power supply ripple rejection (PSRR) of typical linear regulators show that the PSRR is closely related to the open-loop gain of the system – specifically, the dc gain, poles and unity gain frequency. The analysis reveals important design principles for high PSRR regarding the selection of the optimal opamp for a particular output device, size of the output device, size of the output capacitor and placement of open-loop poles.

## Introduction

Linear regulators are integral components of power management circuits.

Rising market demand for portable products is pushing systems towards increasing integration, leading to the development of SoC (System-on-Chip) and SoP (System-on-Package) applications.





These SoC and SoP environments are inherently very noisy and hence require regulators that shield load circuit from power supply noise. This makes it imperative to study the PSRR of regulators.

# Origin of PSRR in a Typical Linear Regulator



• z<sub>1-psrr</sub>: As opamp gain degrades beyond it's dominant pole, the regulated output resistance increases, leading to a decrease in the PSRR.

• p<sub>1-psrr</sub>: Increase in the output resistance ceases at the unity gain frequency (UGF) of the system, when the opamp can no longer regulate the loop.

• p<sub>2-psrr</sub>: The output capacitor conducts the output ripple to ground, thereby enhancing the PSRR further.



# Output Device

The output of a linear regulator may consist of either an NMOS output stage (which affords unconditional stability due to it's low output impedance) or a PMOS output stage (which allows low voltage i.e. low drop-out, operation).





**Schematic** 





NOTE: The feedthrough of the supply ripple to the output is unity!

# Folded OTA



NOTE: There is no feedthrough from of the supply ripple to the output of the folded OTA!

### Results of Analysis

| Device | ОТА    | PSRR <sub>0</sub>              | z <sub>1-psrr</sub>   | p <sub>1-psrr</sub> | p <sub>2-psrr</sub>   |
|--------|--------|--------------------------------|-----------------------|---------------------|-----------------------|
| PFET   | Conv.  | $G_m R_{ds} g_m r_{ds}$        | <b>p</b> <sub>1</sub> | UGF                 | <b>p</b> <sub>2</sub> |
|        | Folded | G <sub>m</sub> R <sub>ds</sub> | $g_m r_{ds} p_1$      | UGF                 | <b>p</b> <sub>2</sub> |
| NFET   | Conv.  | G <sub>m</sub> R <sub>ds</sub> | $g_m r_{ds} p_1$      | UGF                 | p <sub>2</sub>        |
|        | Folded | $G_m R_{ds} g_m r_{ds}$        | <b>p</b> <sub>1</sub> | UGF                 | <b>p</b> <sub>2</sub> |

**Conclusion:** 

high PSRR!!

Use <u>conventional OTA for</u> <u>LDOS</u> (i.e. PMOS output stages) and <u>folded OTA for non-LDO</u> topologies (NMOS output stages) for • p<sub>1</sub>: dominant pole (bandwidth of opamp)

• p<sub>2</sub>: output pole (due to C<sub>2</sub>)

UGF: Unity Gain Frequency of system

#### Simulated vs. analytical results of PFET + conventional OTA



# Design Conclusions and Challenges

For LDOs, use an OTA that presents a ripple at the gate of the PMOS output device to cancel feedthrough from the supply. For a higher PSRR bandwidth, use a folded OTA, at the expense of dc PSRR.

Other design notes for high PSRR -

- Use an OTA with high gain.
- Try to keep p<sub>2</sub> and UGF as close as possible.

• Increase C<sub>out</sub> to shunt as much feed through signal to ground as possible.



These requirements are **potentially dangerous to the stability** of the regulator.

### Conclusions

- Conventional OTAs are provide higher PSRR in LDOs than folded topologies.
- The dc PSRR is determined by the openloop dc gain of the system. The PSRR zero lies at the dominant pole of the system, while the next two poles lie at the UGF and output pole respectively.
- Caution needs to be exercised to maintain the stability of the regulator while designing the regulator for a high PSRR performance.